## VHDL Demo 3

Processes, sequential logic, Vivado simulator (xsim)

NOTE! This demo is supposed to be presented after lecture 3 (synchronous/sequential logic), before moving to lab 3.



### Turning your design into processes

- Recalling the "green led" controller in LAB2: we used
  - concurrent signal assignments
  - conditional signal assignments
  - selected signal assignments
- The concurrent signal assignment is allowed within the process, the other 2 aren't
- Note: term "process" has nothing to do with processes in computer science / operating systems

-- Green leds stuff here

```
-- Control green leds, some logic stuff
Leds_Logic(0) <= btn(0) and btn(1);
Leds_Logic(1) <= btn(0) xor btn(1);
Leds_Logic(2) <= btn(0) or btn(1);
Leds_Logic(3) <= btn(0) nand btn(1);
```

```
-- output mux for green leds
led <= Leds_One_Hot when sw(1)='0' else Leds_Logic;</pre>
```



#### LAB 2 as schematics

- Green leds controller implemented as mux (2-to-4 decoder part), individual gates (the logic part), and a 2 to 1 mux
- RGB4 and RGB5 controlled by multiplexers, no registers
- Note: Path from btn to RGB-led5 contains 2 multiplexers





## Turning your... (2)

- Now, we have used
  - concurrent signal assignment for the "logic functions" part
  - Sequential if-statement for the output mux
  - Sequential case-statement for the 2-to4 decoder
- The process is sensitive to all the input signals
- Still, after synthesis we have plain combinatorial logic design (no clocks involved)

```
green_led_ctrl_p: process( btn(1), btn(0), sw(1) )
begin
  if sw(1) = '0' then
    case btn(1 downto 0) is
       when "00" =>
         led <= "0001";
      when "01" =>
         led <= "0010";
      when "10" =>
         led <= "0100";
       when others =>
         led <= "0100";
    end case:
  else
    led(0) \le btn(0) and btn(1);
    led(1) \le btn(0) xor btn(1);
    led(2) \le btn(0) or btn(1);
    led(3) <= btn(0) nand btn(1);</pre>
  end if -- sw(1)
```

end process green led ctrl p;



## Turning your... (3)

- After synthesis, we have (or at least should have) exactly similar design as earlier – you can check that by looking at the netlist
- The number of used resources is also the same (make note of them right now)
- Next, let's make a clocked process
  - let's modify the RGB led 4 controller (2-to-4 decoder)

| +                     | + | + | +            | ++    |
|-----------------------|---|---|--------------|-------|
| Site Type             | ' | ' | Available    |       |
| Slice LUTs*           | 5 | 0 | +<br>  53200 | <0.01 |
| LUT as Logic          | 5 | 0 | 53200        | <0.01 |
| LUT as Memory         | 0 | 0 | 17400        | 0.00  |
| Slice Registers       | 0 | 0 | 106400       | 0.00  |
| Register as Flip Flop | 0 | 0 | 106400       | 0.00  |
| Register as Latch     | 0 | 0 | 106400       | 0.00  |
| F7 Muxes              | 0 | 0 | 26600        | 0.00  |
| F8 Muxes              | 0 | 0 | 13300        | 0.00  |
| +                     | + | + | +            | ++    |

```
-- Control of RGB LED 4

with btn(1 downto 0) select

RGB_Led_4 <= "000" when "00", --off

"001" when "01", --red

"010" when "10", --green

"100" when others; --"11" -> blue
```



## Turning your... (4)

- The process is sensitive to clock and reset
  - n\_Reset: just a naming convention to highlight that the reset is active low
- Buttons are sampled every time there is a rising edge in the clock signal
  - Alternative (VHDL93) form:

```
if rising edge(sysclk) then
```

 The rgb4 led is "updated" after a clock edge – so this design became synchronous (to sysclk)

```
rgb4 ctrl p: process(sysclk, n Reset)
begin
         if n Reset = '0' then
                   RGB Led 4 <= (others => '0');
         elsif sysclk'event and sysclk = '1' then
            case btn(1 downto 0) is
                   when "00" =>
                            RGB Led 4 <= "000"; --off
                   when "01" =>
                            RGB Led 4 <= "001"; --red
                   when "10" =>
                            RGB Led 4 <= "010"; --green
                   when others =>
                            RGB Led 4 <= "100"; --blue
           end case;
         end if; --clk/rst
end process rgb4 ctrl p;
```



## Turning your... (5)

- Now, look at the resource utilization report
- Same number of LUT's, but 3 more registers, as expected
- Do you notice any differences in functionality?
- There is! After pressing the button, you might need to wait up to 8 nanoseconds until the led changes color!
- -> Time to simulate!

| ш  | L                                        |      |       |           |       |
|----|------------------------------------------|------|-------|-----------|-------|
|    | Site Type                                | Used | Fixed | Available | Util% |
| יי | Slice LUTs*  LUT as Logic  LUT as Memory | 6    | 0     | 53200     | 0.01  |
|    |                                          | 6    | 0     | 53200     | 0.01  |
|    |                                          | 0    | 0     | 17400     | 0.00  |
|    | Slice Registers                          | 3    | 0     | 106400    | <0.01 |
|    | Register as Flip Flop                    | 3    | 0     | 106400    | <0.01 |
|    | Register as Latch                        | 0    | 0     | 106400    | 0.00  |
|    | F7 Muxes                                 | 0    | 0     | 26600     | 0.00  |
| -  | F8 Muxes                                 | 0    | 0     | 13300     | 0.00  |
|    |                                          | 1    | I     | I .       | 1     |



#### RTL schematics after modifications

- Identical to lab2, except we have now the (3-bit) register holding RGB4 value
- Timing-wise this runs also faster: the path from btn to RGB5 is cut by a register (but of course it adds 1 clock cycle latency)





# Using Vivado simulator (xsim)

- 1. Launch simulator
  - Disable your anti-virus software first!
     (Simulator will create a new executable to speed-up the simulation, which is guarantined, or at least the execution is delayed)
  - Run behavioral simulation
- 2. By default, it will run for 1 us
  - No input signals are driven, you really don't see anything
  - Restart your simulation now (as we have 1us "worth nothing", since there is no clock or any input stimulus



### xsim (2)

- Restart your simulation (ctrl+shift+F5)
- In objects-window
- Force clock signal to sys clk
  - after 200 ns, 125MHz clock starts ticking
- Force zero constant to btn and sw
- Run simulation for 500 ns
- Force non-zero constant to btn (like 0x2 = "0010")
- Run simulation for 500 ns







### xsim (3)

- See how RGB led 4 is updated only after clock starts ticking
- Note 8 ns delay from button press to RGB4 led state change. (I told you!)
- Note: Coverage of this simulation is really poor and this is really clumsy to use!
- Later on, we will create a **testbench** for our design to automate things







#### Your turn!

- Perform this demo on your own machine
- Then, move on to Lab 3

